Principal Digital Asic Design Engineer

Draper Laboratory Cambridge , MA 02138

Posted 6 days ago

Overview

Draper is an independent, nonprofit research and development company headquartered in Cambridge, MA. The 1,800 employees of Draper tackle important national challenges with a promise of delivering successful and usable solutions. From military defense and space exploration to biomedical engineering, lives often depend on the solutions we provide. Our multidisciplinary teams of engineers and scientists work in a collaborative environment that inspires the cross-fertilization of ideas necessary for true innovation. For more information about Draper, visit www.draper.com.

Our work is very important to us, but so is our life outside of work. Draper supports many programs to improve work-life balance including workplace flexibility, employee clubs ranging from photography to yoga, health and finance workshops, off site social events and discounts to local museums and cultural activities. If this specific job opportunity and the chance to work at a nationally renowned R&D innovation company appeals to you, apply now www.draper.com/careers.

Equal Employment Opportunity

Draper is committed to creating a diverse environment and is proud to be an affirmative action and equal opportunity employer. We understand the value of diversity and its impact on a high-performance culture. All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, disability, age, sexual orientation, gender identity, national origin, veteran status, or genetic information.

Draper is committed to providing access, equal opportunity and reasonable accommodation for individuals with disabilities in employment, its services, programs, and activities. To request reasonable accommodation, please contact hr@draper.com.

Responsibilities

Draper Laboratory is seeking talented and motivated individuals to tackle challenging engineering problems. As a Principal Digital ASIC Designer, you will be responsible for designing high-performance digital ASICs in advanced technologies. You will work in multi-disciplinary teams with opportunities to learn, grow and contribute to a variety of projects in this area while leading and mentoring junior engineers.

The successful candidate will contribute to ASIC and FPGA development including architecture, analysis, design, and specification of ASICs and IP blocks. Candidate must have experience using high level design, simulation and verification tools and be familiar with process flows supporting design and verification for digital ASIC / FPGA efforts. Proficiency with ASIC and SoC design and development process flows is preferred. Preference will be given to candidates with an understanding of hardware security, signal or image processing, inertial instrument design, filter design and algorithm implementation in hardware.

Specific Responsibilities:

  • Requirements capture and derivation

  • Architecture definition and performance analysis

  • Integration of third-party IP

  • Design implementation using SystemVerilog, Verilog or VHDL

  • Familiarity with CDC, LEC and formal techniques

  • Leading design and architecture teams

  • Top-level chip integration

Qualifications

Required Qualifications:

  • 15+ years of direct experience in the design of complex FPGAs and ASICs

  • Strong analysis and problem solving skills

  • Fluent in SystemVerilog/Verilog/VHDL

  • Experience in Cadence or equivalent Digital ASIC Tool Suite, e.g., Genus, Innovus, Tempus, Voltus, etc.

  • Experience with high-level design, simulation, and verification tools

  • Experience with scripting languages Python/PERL and regular expressions

  • Prior tapeouts or products released

  • Ability to work onsite at Draper's Cambridge office as necessary.

Desired Qualifications:

  • Familiarity with inertial instruments, control, signal or image processing.

  • Familiarity with hardware security, e.g., encryption, key management, TRNG/DRNG, PUFs, root-of-trust, design obfuscation, etc.

  • Familiarity with SOC tradespace including processor selection, memory and bus implementation and architecture

  • Experience with Linux/UNIX OS, piping, batching, etc.

  • Experience with emulation

  • Active security clearance preferred

Security Requirement:

  • Applicants selected for this position will be required to obtain and maintain a government security clearance.
icon no score

See how you match
to the job

Find your dream job anywhere
with the LiveCareer app.
Mobile App Icon
Download the
LiveCareer app and find
your dream job anywhere
App Store Icon Google Play Icon
lc_ad

Boost your job search productivity with our
free Chrome Extension!

lc_apply_tool GET EXTENSION

Similar Jobs

Want to see jobs matched to your resume? Upload One Now! Remove

Principal Digital Asic Design Engineer

Draper Laboratory